# Chapter Two (2/3)

#### 1

# **Machine Language**

- Instructions, like registers and words of data, are also 32 bits long
  - Example: add \$t0, \$s1, \$s2
  - registers have numbers, \$t0=8, \$s1=17, \$s2=18
- **Instruction Format:** R-Type

| 000000 | 10001 | 10010 | 01000 | 00000 | 100000 |
|--------|-------|-------|-------|-------|--------|
| op     | rs    | rt    | rd    | shamt | funct  |

opcode op:

source register rs: target register rt:

destination register rd:

shamt: shift amount funct: function

## **Machine Language**

- Consider the load-word and store-word instructions,
  - What would the regularity principle have us do?
  - New principle: Good design demands a compromise
- Introduce a new type of instruction format
  - I-type for data transfer instructions
  - other format was R-type for register
- Example: 1w \$t0, 32(\$s2)

| 35 18 8 32 |  |
|------------|--|
|------------|--|

**Instruction Format:** I-Type

| ор | rs | rt | 16 bit number |
|----|----|----|---------------|

Where's the compromise? → number of registers

CE, KWU Prof. S.W. LEE 3

## **Stored Program Computers**

# The BIG Picture





- Instructions represented in binary, just like data
- Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs
- Fetch & Execute Cycle
  - Instructions are fetched and put into a special register
  - Bits in the register "control" the subsequent actions

### **Control**

- Decision making instructions
  - alter the control flow,
  - i.e., change the "next" instruction to be executed
- MIPS conditional branch instructions:

```
bne $t0, $t1, Label
beq $t0, $t1, Label
```

Example: if (i==j) h = i + j; bne \$s0, \$s1, Label add \$s3, \$s0, \$s1 Label: ....

CE, KWU Prof. S.W. LEE 5

## **Control**

MIPS unconditional branch instructions:

```
j label
```

| op 26 bit address |  |
|-------------------|--|
|-------------------|--|

Example:

```
if (i!=j)
                           beq $s4, $s5, Lab1
                           add $s3, $s4, $s5
   h=i+j;
else
                               Lab2
   h=i-j;
                  Lab1: sub $s3, $s4, $s5
                    Lab2: ...
```

Can you build a simple for loop?

### Control

```
C Program
Loop: g = g + A[i];
      i = i + j;
      if (i != j) goto Loop;
MIPS Assembly
      $s1 = g, $s2 = h, $s3 = i, $s4 = j, $s5 = A[0]
Loop: add $t1, $s3, $s3  # Temp reg $t1 = 2 * i
      add $t1, $t1, $t1 # Temp reg $t1 = 4 * i
      add $t1, $t1, $s5  # $t1 = address of A[i]
                        # $t0 = A[i]
      lw $t0, 0($t1)
      add $s1, $s1, $t0 # g = g + A[i]
      add $s3, $s3, $s4 # i = i + j
      bne $s3, $s4, Loop # go to Loop if i != j
```

CE, KWU Prof. S.W. LEE 7

### So far:

#### **Meaning** <u>Instruction</u>

```
add $s1,$s2,$s3  $s1 = $s2 + $s3
sub $s1,$s2,$s3
                 $s1 = $s2 - $s3
lw $$1,100($$2) $$1 = Memory[$$2+100]
    $$1,100($$2) Memory[$$2+100] = $$1
bne $s4,$s5,L
                 Next instr. is at Label if $s4 \neq $s5
beq $s4,$s5,L
                 Next instr. is at Label if $s4 = $s5
                 Next instr. is at Label
j Label
```

#### Formats:

| R | op | rs             | rt | rd   | shamt    | funct |
|---|----|----------------|----|------|----------|-------|
| I | op | rs             | rt | 16 b | it addre | ess   |
| J | op | 26 bit address |    |      |          |       |

#### **Basic Blocks**

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

CE, KWU Prof. S.W. LEE 9

### **Control Flow**

- We have: beq, bne, what about Branch-if-less-than?
- **New instruction:**

- Can use this instruction to build "blt \$s1, \$s2, Label"
  - can now build general control structures

```
slt $t0, $s1, $s2
bne $t0, $zero, Label
```

- Note that the assembler needs a register to do this,
  - there are policy of use conventions for registers

#### **Procedure**

- Purpose
  - To structure programs
    - Easier to understand
    - Allow codes to be reused
  - To allow programmers to concentrate on just on portion of the task at a time
- The execution of a procedure
  - 1. Place parameters in a place where the procedure can access them
  - 2. Transfer control to the procedure
  - 3. Acquire the storage resources needed for the procedure
  - 4. Perform the desired task
  - 5. Place the result value in a place where the calling program can access it
  - 6. Return control to the point of origin

CE, KWU Prof. S.W. LEE 11

## **Use of registers**

- \$a0-\$a3: four arguments \$v0-\$v1: two return values \$ra: one return address
- Procedure call

place the parameters in \$a0-\$a3 jal ProcedureAddress

- jumps to ProcedureAddress
- saves the return address in \$ra
- Return from procedure

places the values in \$v0-\$v1 jr \$ra

- Jumps to the address stored in \$ra
- \$t0-\$t9: 10 temporary registers that are not preserved by the callee
  - Caller should save them because any callee is not responsible
- \$s0-\$s7: 8 saved registers that must be preserved on a procedure call
  - Callee should save them if it wants to use any of them

## **Policy of Use Conventions**

| Name      | Register number | Usage                                        |
|-----------|-----------------|----------------------------------------------|
| \$zero    | 0               | the constant value 0                         |
| \$v0-\$v1 | 2-3             | values for results and expression evaluation |
| \$a0-\$a3 | 4-7             | arguments                                    |
| \$t0-\$t7 | 8-15            | temporaries                                  |
| \$s0-\$s7 | 16-23           | saved                                        |
| \$t8-\$t9 | 24-25           | more temporaries                             |
| \$gp      | 28              | global pointer                               |
| \$sp      | 29              | stack pointer                                |
| \$fp      | 30              | frame pointer                                |
| \$ra      | 31              | return address                               |

CE, KWU Prof. S.W. LEE 13

# **Memory Organization**

- **Text: program code**
- Static data: global variables
  - e.g., static variables in C, constant arrays and strings
  - \$gp initialized to address allowing ±offsets into this segment
- Dynamic data: heap
  - E.g., malloc in C, new in Java
- Stack: automatic storage

#### MIPS USER VIRTUAL ADDRESS SPACE



#### MIPS STACK USAGE



CE, KWU Prof. S.W. LEE

### Frame Pointer vs. Stack Pointer

- The segment of the stack containing a procedure's saved registers and local variables is called a procedure frame or activation record.
- The frame pointer (\$fp) points to the first word of the frame.
- The stack pointer (\$sp) may change during program execution.



15

#### **Nested Procedures**

The Code starts from address 00 with n=2 and SP=36

```
00 fact: sub $sp, $sp, 8
                             ; push
  01
           sw
               $ra, 4($sp)
                             ; return addr
              $a0, 0($sp) ; argument n
  02
           SW
                                                                             000
           slt $t0, $a0, 1 ; (n < 1)?
  0.3
                                                                             004
           beq $t0, $zero, L1; if no, go to L1
                                                                             008
           add $v0, $zero, 1 ; return 1
           add $sp, $sp, 8 ; pop
  06
                                                                             012
           jr $ra
                             ; return
                                                                             016
  08 L1: sub $a0, $a0, 1 ; n >= 1
  09
          jal fact
                            ; call fact w/(n-1)
                                                                             020
  10
           lw
              $a0, 0($sp)
                            ; return from jal
                                                                             024
          lw $ra, 4($sp) ; restore
  11
          add $sp, $sp, 8 ; pop
                                                                             028
                                                                    n
           mul $v0, $a0, $v0 ; n * fact(n-1)
  13
                                                                             032
                                                                   r.a.
  14
           jr
               $ra
                             ; return
                                                  SP-
                                                                             036
Execution:
                                                                             040
00(2/28)-01-02-03-04-08(1/28)-09-00(1/20)-01-02-03-04-
                                                                             044
08(0/20)-09-00(0/12)-01-02-03-04-05-06(0/20)-07-10-11-
12(1/28)-13-14-10-11-12(2/36)-13-14
                                                                              17
                                                       CE, KWU Prof. S.W. LEE
```

### **Constants**

Small constants are used quite frequently (50% of operands)

- Solutions? Why not?
  - put 'typical constants' in memory and load them.
  - create hard-wired registers (like \$zero) for constants like one.
- MIPS Instructions:

```
addi $r29, $r29, 4
slti $r8, $r18, 10
andi $r29, $r29, 6
ori $r29, $r29, 4
```

| op | rs | rt | immediate |
|----|----|----|-----------|

## How about larger constants?

- We'd like to be able to load a 32 bit constant into a register
- Must use two instructions, new "load upper immediate" instruction



Then must get the lower order bits right, i.e.,

ori \$t0, \$t0, 1010101010101010

|      | 1010101010101010 | 0000000000000000 |  |
|------|------------------|------------------|--|
| o wi | 0000000000000000 | 1010101010101010 |  |
| orı  |                  |                  |  |
|      | 1010101010101010 | 1010101010101010 |  |

CE, KWU Prof. S.W. LEE 19

## **Addresses in Branches and Jumps**

Instructions:

bne \$t4,\$t5,Label Next instruction is at Label if \$t4 \neq \$t5 beq \$t4,\$t5,Label Next instruction is at Label if \$t4 = \$t5 **Next instruction is at Label** j Label

Formats:

| I | op | rs | rt   | 16 bit address |
|---|----|----|------|----------------|
| J | op |    | 26 b | it address     |

- Addresses are not 32 bits
  - How do we handle this with load and store instructions?

#### **Addresses in Branches**

Instructions:

bne \$t4,\$t5,Label Next instruction is at Label if  $\$t4 \neq \$t5$ beq \$t4,\$t5,Label **Next instruction is at Label if \$t4 = \$t5** 

Formats:

| I op rs rt 16 bit address |  |
|---------------------------|--|
|---------------------------|--|

- Could specify a register (like lw and sw) and add it to address
  - use Instruction Address Register (PC = program counter)
  - most branches are local (principle of locality)
- Jump instructions just use high order bits of PC
  - address boundaries of 256 MB

CE, KWU Prof. S.W. LEE 21

### Additional Material for J instruction



- If branch target is too far to encode with 16-bit offset, assembler rewrites the code
- Example

```
beq $s0,$s1, L1
    bne $s0,$s1, L2
    j L1
L2: ...
```

## Assembly Language vs. Machine Language

- Assembly provides convenient symbolic representation
  - much easier than writing down numbers
  - e.g., destination first
- Machine language is the underlying reality
  - e.g., destination is no longer first
- Assembly can provide 'pseudo instructions'
  - e.g., "move \$t0, \$t1" exists only in Assembly
  - would be implemented using "add \$t0,\$t1,\$zero"
- When considering performance you should count real instructions

CE, KWU Prof. S.W. LEE 23

## Addressing Mode (1)

- Immediate addressing
  - The operand is a constant within the instruction itself
  - Example: addi \$t0, \$t1, 32



- Register addressing
  - The operand is a register
  - Example: add \$s0, \$s1, \$s2



- Base or displacement addressing
  - The operand is at the memory location whose address is the sum of a register and a constant in the instruction
  - Example: lw \$s0, 32(\$s3)



## **Addressing Mode (2)**

- PC-relative addressing
  - The address is the sum of the PC and a constant in the instruction
  - Example: bne \$s0, \$s1, Exit



- **Pseudodirect addressing** 
  - The jump address is the 26 bits of the instruction concatenated with the upper bits of the PC
  - **Example:** j Loop



CE, KWU Prof. S.W. LEE 25

## **Overview of MIPS**

- simple instructions all 32 bits wide
- very structured, no unnecessary baggage
- only three instruction formats

| R | op | rs             | rt | rd   | shamt    | funct |
|---|----|----------------|----|------|----------|-------|
| I | op | rs             | rt | 16 b | it addre | ess   |
| J | op | 26 bit address |    |      |          |       |

- rely on compiler to achieve performance
  - what are the compiler's goals?
- help compiler where we can

# To summarize:

|                        | MIPS operands                 |                                                                             |  |  |  |
|------------------------|-------------------------------|-----------------------------------------------------------------------------|--|--|--|
| Name                   | Example                       | Comments                                                                    |  |  |  |
|                        | \$s0-\$s7, \$t0-\$t9, \$zero, | Fast locations for data. In MIPS, data must be in registers to perform      |  |  |  |
| 32 registers           | \$a0-\$a3, \$v0-\$v1, \$gp,   | arithmetic. MIPS register \$zero always equals 0. Register \$at is          |  |  |  |
|                        | \$fp, \$sp, \$ra, \$at        | reserved for the assembler to handle large constants.                       |  |  |  |
|                        | Memory[0],                    | Accessed only by data transfer instructions. MIPS uses byte addresses, so   |  |  |  |
| 2 <sup>30</sup> memory | Memory[4],,                   | sequential words differ by 4. Memory holds data structures, such as arrays, |  |  |  |
| words                  | Memory[4294967292]            | and spilled registers, such as those saved on procedure calls.              |  |  |  |

| MIPS assembly language |                            |                      |                                             |                                   |
|------------------------|----------------------------|----------------------|---------------------------------------------|-----------------------------------|
| Category               | Instruction                | Example              | Meaning                                     | Comments                          |
|                        | add                        | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3                          | Three operands; data in registers |
| Arithmetic             | subtract                   | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3                          | Three operands; data in registers |
|                        | add immediate              | addi \$s1, \$s2, 100 | \$s1 = \$s2 + 100                           | Used to add constants             |
|                        | load w ord                 | lw \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100                    | Word from memory to register      |
|                        | store w ord                | sw \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                   | Word from register to memory      |
| Data transfer          | load byte                  | lb \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100                    | Byte from memory to register      |
|                        | store byte                 | sb \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                   | Byte from register to memory      |
|                        | load upper<br>immediate    | lui \$s1, 100        | \$s1 = 100 * 2 <sup>16</sup>                | Loads constant in upper 16 bits   |
|                        | branch on equal            | beq \$s1, \$s2, 25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch    |
| Conditional            | branch on not equal        | bne \$s1, \$s2, 25   | if (\$s1 != \$s2) go to<br>PC + 4 + 100     | Not equal test; PC-relative       |
| branch                 | set on less than           | slt \$s1, \$s2, \$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne   |
|                        | set less than<br>immediate | slti \$s1, \$s2, 100 | if (\$s2 < 100) \$s1 = 1;<br>else \$s1 = 0  | Compare less than constant        |
|                        | jump                       | j 2500               | go to 10000                                 | Jump to target address            |
| Uncondi-               | jump register              | jr \$ra              | go to \$ra                                  | For switch, procedure return      |
| tional jump            | jump and link              | jal 2500             | \$ra = PC + 4; go to 10000                  | For procedure call                |

CE, KWU Prof. S.W. LEE 27